# **SIEMENS** # **Microcomputer Components** **8-Bit CMOS Microcontroller** C511 / C511A C513 / C513A C513A-H Data Sheet 06'96 | Data Sheet C511/C511A/C513/C513A/C513A-H | | | | | | | |------------------------------------------|-----------|---------------------------------------------------------|--|--|--|--| | Revision History: | | Current Version: 06.96 | | | | | | Previous Releas | ses: | 02.96, 05.95 | | | | | | Page | Subjects | Subjects (changes since last revision) | | | | | | Several<br>41 | Correctio | ns of text<br>!: external clock configuration corrected | | | | | # SIEMENS # 8-Bit CMOS Microcontroller Family C511 C511A C513 C513A C513A-H ## **Preliminary** - Fully software compatible to standard 8051/8052 microcontrollers - Up to 12 MHz operating frequency - Up to 12 K×8 ROM / EEPROM - Up to 256×8 RAM - Up to 256 x 8 XRAM - Four 8-bit ports - Up to three 16-bit Timers / Counters (Timer 2 with Up/Down and 16-bit Autoreload Feature) - Synchronous Serial Channel (SSC) - Optional USART - Up to seven interrupt sources, two priority levels - Power Saving Modes - P-LCC-44 package (C513A also in P-MQFP-44 package) - Temperature Ranges : SAB-C511 / 511A / 513 / 513A / C513A-H $T_{\rm A}$ : 0 °C to 70 °C SAF-C513A $T_{\rm A}$ : -40 °C to 85 °C The C511, C511A, C513, C513A, and C513A-H are members of a family of low cost micro-controllers, which are software compatible with the components of the SAB 8051, SAB 80C51 and C500 families. The first four versions contains a non-volatile read-only (ROM) program memory. The C513A-H is a version with a 12 Kbyte EEPROM instead of ROM. This device can be used for prototype designs which have a demand for reprogrammable on-chip code memory. The members of the microcontroller family differ in functionality according **table 1**. They offer different ROM sizes, different RAM/XRAM sizes and a different timer/USART configuration. Common to all devices is an advanced SSC serial port, a second synchronous serial interface, which is compatible to the SPI serial bus industry standard. The functionality of the C513A-H is a superset of all ROM versions of the C511/C513 family. Table 1 Functionality of the C511/C513 MCUs | Device | ROM Size | EEPROM<br>Size | RAM<br>Size | XRAM<br>Size | Timers 1) | USART | SSC | |---------|-----------|----------------|-------------|--------------|------------|-------|-----| | C511 | 2.5 KB | - | 128 B | _ | T0, T1 | _ | 1 | | C511A | 4 KB | _ | 256 B | _ | T0, T1 | _ | 1 | | C513 | 8 KB | _ | 256 B | _ | T0, T1, T2 | 1 | 1 | | C513A | 12, 16 KB | _ | 256 B | 256 B | T0, T1, T2 | 1 | 1 | | C513A-H | _ | 12 KB | 256 B | 256 B | T0, T1, T2 | 1 | 1 | <sup>1)</sup> T0/T1 refers to the standard 8051 timer 0/1 units, T2 refers to the 8052 timer 2 unit. Figure 1 C511/513 Logic Symbol Table 2 Ordering Information | Туре | Ordering<br>Code | Package | Description (8-Bit CMOS microcontroller) | | | |--------------------------------|------------------------|-----------|-----------------------------------------------------------------------|--|--| | C511-RN | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (2.5K), 12 MHz | | | | C511A-RN | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (4K), 12 MHz | | | | C513-1RN | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (8K), 12 MHz | | | | C513A-RN | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (12K), 12 MHz | | | | | Q67120-DXXXX P-LCC-44 | | with mask-programmable ROM (12K), 12 MHz, ext. temp. – 40 °C to 85 °C | | | | C513A-2RN | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (16K), 12 MHz | | | | | Q67120-DXXXX | P-LCC-44 | with mask-programmable ROM (16K), 12 MHz, ext. temp. – 40 °C to 85 °C | | | | C513A-2RM | Q67120-DXXXX | P-MQFP-44 | with mask-programmable ROM (16K), 12 MHz | | | | | Q67120-DXXXX P-MQFP- | | with mask-programmable ROM (16K), 12 MHz, ext. temp. – 40 °C to 85 °C | | | | C513A-LN | Q67120-C1017 | P-LCC-44 | for external memory (12 MHz) | | | | | Q67120-C1035 | P-LCC-44 | for external memory (12 MHz),<br>ext. temp. – 40 °C to 85 °C | | | | C513A-LM | Q67120-C1026 | P-MQFP-44 | for external memory (12 MHz) | | | | | Q67120-C1036 P-MQFP-44 | | for external memory (12 MHz), ext. temp. – 40 °C to 85 °C | | | | C513A-HN Q67120-C0989 P-LCC-44 | | P-LCC-44 | with reprogrammable EEPROM (12K), 12 MHz, ext. temp. – 40 °C to 85 °C | | | **Note:** The ordering number of the ROM types (DXXXX extension) is defined after program release (verification) of the customer. Figure 2 P-LCC-44 Package Pin Configuration (Top View) If the C513A-H is used in programming mode, the pin configuration is different to **figure 2** and **3** (see **figure 5**). Figure 3 P-MQFP-44 Package Pin Configuration of the C513A (Top View) Table 3 Pin Definitions and Functions | Symbol | Pin Number | | I/O*) | Function | | | | | |-----------|--------------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------|--|--| | | P-LCC-<br>44 | P-MQFP-<br>44 | | | | | | | | P1.7-P1.0 | 9-2 | 3-1,<br>44-40 | I/O | Port 1 is a bidirectional I/O port with internal pull-up resistors. Port 1 pins that have 1s written to them are pulled high by the internal pullup resistors, and in that state can be used as inputs. As inputs, port 1 pins being externally pulled low will source current ( $I_{\rm IL}$ , in the DC characteristics) because of the internal pullup resistors. Port 1 also contains the timer 2 and SSC pins as secondary function. In general the output latch corresponding to a secondary function must be programmed to a one (1) for that function to operate. For the outputs of the SSC (SCLK, STO) special circuitry is implemented, providing true push-pull capability. The STO output in addition will have true tristate capability. When used for SSC inputs, the pull-up resistors will be switched off and the inputs will float (high ohmic inputs). | | | | | | | 2 | 40 | | P1.0 | T2 | Input to counter 2 1) | | | | | 3 | 41 | | P1.1 | T2EX | Capture -Reload trigger of timer 2 1) Up-Down count | | | | | 4 | 42 | | P1.2 SCLK SSC Master Clock Output | | • | | | | | 5 | 43 | | P1.3 | SRI | SSC Receive Input | | | | | 6 | 44 | | P1.4 | STO | SSC Transmit Output | | | | | 7 | 1 | | P1.5 | SLS | Slave Select Input | | | | | | | | 1) not av | /ailable in tl | he C511/511A | | | <sup>\*)</sup> I = Input O = Output Table 3 Pin Definitions and Functions (cont'd) | Symbol | Pin Number | | I/O*) | Function | | | | | |-----------|--------------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------|--|--| | | P-LCC-<br>44 | P-MQFP-<br>44 | | | | | | | | P3.0-P3.7 | 11, | 5, 7-13 | I/O | Port 3 | | | | | | | 13-19 | | | | | I/O port with internal pull-up resistors. | | | | | | | | Port 3 pins that have 1s written to them are pulled high by the internal pullup resistors, and in that state can be used as inputs. As inputs, port 3 pins being externally pulled low will source current ( $I_{\rm L}$ , in the DC characteristics) because of the internal pullup resistors. Port 3 also contains the interrupt, timer, serial port and external memory strobe pins that are used by various options. The | | | | | | | | | | | | esponding to a secondary function must to a one (1) for that function to operate. | | | | | | | | The secondary functions are assigned to the pins of por 3 as follows: | | | | | | | 11 | 5 | | P3.0 | RXD | Receiver data input (asynchronous) or data input/output (synchronous) of serial interface (USART) 1) | | | | | 13 | 7 | | P3.1 | TXD | Transmitter data output (USART) 1) (asynchronous) or clock output (synchronous) of serial interface | | | | | 14 | 8 | | P3.2 | ĪNT0 | Interrupt 0 input / timer 0 gate control | | | | | 15 | 9 | | P3.3 | INT1 | Interrupt 1 input / timer 1 gate control | | | | | 16 | 10 | | P3.4 | T0 | Counter 0 input | | | | | 17 | 11 | | P3.5 | T1 | Counter 1 input | | | | | 18 | 12 | | P3.6 | WR | Write control signal: latches the data byte from port 0 into the external data memory | | | | | 19 | 13 | | P3.7 | RD | Read control signal : enables the external data memory to port 0 | | | | | | | | 1) not a | vailable in t | the C511/511A | | | | XTAL2 | 20 | 14 | _ | XTAL2 | 2 | | | | | | | | | Output | of the inv | verting oscillator amplifier. | | | <sup>\*)</sup> I = Input O = Output Table 3 Pin Definitions and Functions (cont'd) | Symbol | Pin N | lumber | I/O*) | Function | |-----------|--------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | P-LCC-<br>44 | P-MQFP-<br>44 | | | | XTAL1 | 21 | 15 | - | Input to the inverting oscillator amplifier and input to the internal clock generator circuits. To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is divided down by a divide-by-two flip-flop. Minimum and maximum high and low times as well as rise/fall times specified in the AC characteristics must be observed. | | P2.0-P2.7 | 24-31 | 18-25 | I/O | is a bidirectional I/O port with internal pullup resistors. Port 2 pins that have 1s written to them are pulled high by the internal pullup resistors, and in that state can be used as inputs. As inputs, port 2 pins being externally pulled low will source current ( $I_{\rm L}$ , in the DC characteristics) because of the internal pullup resistors. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pullup resistors when issuing 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 issues the contents of the P2 special function register. | | PSEN | 32 | 26 | 0 | The Program Store Enable output is a control signal that enables the external program memory to the bus during external fetch operations. It is activated every six oscillator periodes except during external data memory accesses. Remains high during internal program execution. | | RESET | 10 | 4 | I | <b>RESET</b> A high level on this pin for two machine cycles while the oscillator is running resets the device. An internal resistor to $V_{\rm SS}$ permits power-on reset using only an external capacitor to $V_{\rm CC}$ . | <sup>\*)</sup> I = Input O = Output Table 3 Pin Definitions and Functions (cont'd) | Symbol | Pin Number | | I/O*) | Function | | | |------------------------------|------------------|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | P-LCC-<br>44 | P-MQFP-<br>44 | | | | | | ALE | 33 | 27 | 0 | The Address Latch Enable output is used for latching the low-byte of the address into external memory during normal operation. It is activated every six oscillator periodes except during an external data memory access. If no external memory is used, the ALE signal generation can be inhibited, reducing system RFI, by clearing register bit EALE in the SYSCON register. | | | | ĒĀ | 35 | 29 | 1 | External Access Enable When held at high level, instructions are fetched from the internal ROM when the PC is less than the size of the internal ROM: C511 0A00H C511A 1000H C513 2000H C513A/A-H 3000H C513A-2R 4000H When held at low level, the microcontroller fetches all instructions from external program memory. | | | | P0.0-P0.7 | 43-36 | 37-30 | I/O | Port 0 is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them float, and in that state can be used as high-impendance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program or data memory. In this application it uses strong internal pullup transistors when issuing 1s. External pullup resistors are required during program verification. | | | | $\overline{V_{\mathtt{SS}}}$ | 22 | 16 | - | Circuit ground potential | | | | $\overline{V_{ t CC}}$ | 44 | 38 | _ | Power Supply terminal for all operating modes | | | | N.C. | 1, 12,<br>23, 34 | 6, 17,<br>28, 39 | - | No connection, do not connect externally | | | <sup>\*)</sup> I = Input O = Output Figure 4 C513A-H Logic Symbol in Programming Mode Figure 5 C513A-H Pin Configuration in Programming Mode (P-LCC-44) Table 4 Pin Definitions and Functions in Programming Mode (C513A-H only) | Symbol | Pin Number | I/O*) | Function | | |-----------|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | P-LCC-44 | | | | | PRES | 15 | I | Programming Interface Reset A high level on this input resets the programming interface and its registers to their initial state. | | | AD0 - AD7 | 43 - 36 | I/O | Bidirectional Address/Data Bus AD0-7 is used to transfer data to and from the registers of th programming interface and to read the data of the memory fie during EEPROM verification. | | | PALE | 16 | I | Programming Address Latch Enable This input is used to latch address information at AD0-7. The trailing edge of PALE is used to latch the register addresses. Each read or write access in programming mode must be initiated by a PALE high pulse. | | | PRD | 18 | I | Programming Read Control A low level at this pin (and PCS=low) enables the AD0-7 buffers for reading of the data or control registers of the programming interface. | | | PWR | 19 | I | Programming Write Control A low level at this pin (and PCS=low) causes the data at AD0-7 to be written into the data or control registers of the programming interface. | | | PCS | 17 | I | Programming Chip Select A low level at this pin enables the access to the registers of the programming interface. If PCS is active, either PRD or PWR control whether data is read or written into the registers. PCS should be always deactivated between subsequent accesses to the programming interface. | | | XTAL2 | 20 | - | XTAL2 Output of the inverting oscillator amplifier. | | | XTAL1 | 21 | _ | XTAL1 Input to the inverting oscillator amplifier and input to the internal clock generator circuits. To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 is left unconnected. During the device programming a clock must be always supplied. | | <sup>\*)</sup> I = Input O = Output Table 4 Pin Definitions and Functions in Programming Mode (C513A-H only) (cont'd) | Symbol | Pin Number | I/O*) | Function | | | | | | |------------------------------|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|--|--|--| | | P-LCC-44 | | | | | | | | | PMS0<br>PMS1<br>PMS2<br>PMS3 | 35<br>33<br>32<br>10 | I | Programming Mode Select PMS0-3 are used to put the C513A-H into the program-ming mode. In normal mode the programming mode select pins have the meaning as shown in the table below. PMS0-3 must be set to the logic level as described in the table below. | | | | | | | | | | Normal Mode<br>Pin Names | Progr. Mode<br>Pin Names | Required<br>Logic Level | | | | | | | | ĒĀ | PMS0 | 0 | | | | | | | | ALE | PMS1 | 1 | | | | | | | | PSEN | PMS2 | 0 | | | | | | | | RESET | PMS3 | 1 | | | | | $\overline{V_{\mathtt{SS}}}$ | 22 | _ | Circuit ground pote | ential | | | | | | $\overline{V_{\mathtt{CC}}}$ | 44 | - | Power supply terminal for all operating modes | | | | | | | N.C. | 1-9, 11-14,<br>23-31, 34 | - | No connection These pins must not be connected. | | | | | | <sup>\*)</sup> I = Input O = Output #### **Functional Description** The C511/C513 microcontrollers are fully compatible to the standard 8051/80C52 and C500 microcontroller family. While maintaining all architectural and operational characteristics of the 80C52/C500 the C511/C513 incorporates enhancements such as additional internal XRAM and a second (synchronous) serial interface unit. Figure 6 shows a block diagram of the C511/C513 microcontroller family. Figure 6 Block Diagram of the C511/C513 Units Reset Value: 00H #### CPU The C511/C513 are efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and for bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44 % one-byte, 41 % two-byte, and 15 % three-byte instructions. With a 12 MHz crystal, 58 % of the instructions execute in 1 µs. ## Special Function Register PSW (Address D0<sub>H</sub>) | | MSB | | | | | | | LSB | | |-----------------|-----|----|----|-----|-----|----|----|-----|-----| | Bit No. | | | | | | | | | | | D0 <sub>H</sub> | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | PSW | | Bit | | Function | |-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------| | CY | | Carry Flag | | AC | | Auxiliary Carry Flag (for BCD operations) | | F0 | | General Purpose Flag | | RS1 | RS0 | Register Bank select control bits | | 0 | 0 | Bank 0 selected, data address 00 <sub>H</sub> -07 <sub>H</sub> | | 0 | 1 | Bank 1 selected, data address 08 <sub>H</sub> -0F <sub>H</sub> | | 1 | 0 | Bank 2 selected, data address 10 <sub>H</sub> -17 <sub>H</sub> | | 1 | 1 | Bank 3 selected, data address 18 <sub>H</sub> -1F <sub>H</sub> | | OV | | Overflow Flag | | F1 | | General Purpose Flag | | P | | Parity Flag Set/cleared by hardware each instruction cycle to indicate an odd/even number of "one" bits in the accumulator, i.e. even parity. | #### **Special Function Registers** All registers except the program counter and the four general purpose register banks reside in the special function register area. The 34 special function registers (SFR) include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. There are also 128 directly addressable bits within the SFR area. All SFRs are listed in **table 5** and **table 6**. In **table 5** they are organized in groups which refer to the functional blocks of the C511/C513. **Table 6** illustrates the contents of the SFRs, e.g. the bits of the SFRs, in numeric order of their addresses. Table 5 SFRs - Functional Blocks | Block | Symbol | Name | Address | Contents after Reset | |----------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU | ACC<br>B<br>DPH<br>DPL<br>PSW<br>SP<br>SYSCON | Accumulator B-Register Data Pointer, High Byte Data Pointer, Low Byte Program Status Word Stack Pointer System Control Reg. C511/C511A/C513 C513A/C513A-H | E0H 1)<br>F0H 1)<br>83H<br>82H<br>D0H 1)<br>81H<br>B1H<br>B1H | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>07 <sub>H</sub><br>101X0XXX <sub>B</sub> 3)<br>101X0XXO <sub>B</sub> 3) | | Interrupt<br>System | IE<br>IP | Interrupt Enable Register Interrupt Priority Register | A8 <sub>H</sub> <sup>1)</sup><br>B8 <sub>H</sub> <sup>1)</sup> | X0000000B 3) | | Ports | P0<br>P1<br>P2<br>P3 | Port 0 Port 1 Port 2 Port 3 | 80 <sub>H</sub> <sup>1)</sup><br>90 <sub>H</sub> <sup>1)</sup><br>A0 <sub>H</sub> <sup>1)</sup><br>B0 <sub>H</sub> <sup>1)</sup> | FF <sub>H</sub><br>FF <sub>H</sub><br>FF <sub>H</sub> | | SSC | SSCCON<br>STB<br>SRB<br>SCF<br>SCIEN<br>SSCMOD | SSC Control Register SSC Transmit Buffer SSC Receive Register SSC Flag Register SSC Interrupt Enable Register SSC Mode Test Register | E8H 1) E9H EAH F8H 1) F9H EBH | 07 <sub>H</sub> XX <sub>H</sub> <sup>3</sup> ) XX <sub>H</sub> <sup>3</sup> ) xxxxxxx00 <sub>B</sub> <sup>3</sup> ) XXXXXXX00 <sub>B</sub> <sup>3</sup> ) | | USART | PCON <sup>2)</sup><br>SBUF<br>SCON | Power Control Register<br>Serial Channel Buffer Register<br>Serial Channel 1 Control Register | 87 <sub>H</sub><br>99 <sub>H</sub><br><b>98<sub>H</sub></b> 1) | 0XXX0000 <sub>B</sub> 3)<br>XX <sub>H</sub> 3)<br>00 <sub>H</sub> | | Timer 0 /<br>Timer 1 | TCON<br>TMOD<br>TL0<br>TL1<br>TH0<br>TH1 | Timer Control Register Timer Mode Register Timer 0, Low Byte Timer 1, Low Byte Timer 0, High Byte Timer 1, High Byte | 88H <sup>1)</sup><br>89H<br>8AH<br>8BH<br>8CH<br>8DH | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub> | | Timer 2 | T2CON<br>T2MOD<br>RC2L<br>RC2H<br>TL2<br>TH2 | Timer 2 Control Register Timer 2 Mode Register Timer 2 Reload/Capture Register, Low Byte Timer 2 Reload/Capture Register, High Byte Timer 2 Low Byte Timer 2 High Byte | C8 <sub>H</sub> <sup>1)</sup><br>C9 <sub>H</sub><br>CA <sub>H</sub><br>CB <sub>H</sub><br>CC <sub>H</sub><br>CD <sub>H</sub> | 00H<br>XXXXXXXX0B <sup>3)</sup><br>00H<br>00H<br>00H<br>00H | | Power<br>Save Mode | PCON 2) | Power Control Register | 87 <sub>H</sub> | 0XXX0000 <sub>B</sub> 3) | <sup>1)</sup> Bit-addressable special function registers <sup>2)</sup> This special function register is listed repeatedly since some bits of it also belong to other functional blocks. <sup>3)</sup> X means that the value is indeterminate and the location is reserved Table 6 Contents of the SFRs, SFRs in Numeric Order of their Addresses | Addr | Register | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|----------|-----------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------| | 80 <sub>H</sub> | P0 | FFH | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 81 <sub>H</sub> | SP | 07 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 82 <sub>H</sub> | DPL | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 83 <sub>H</sub> | DPH | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 87 <sub>H</sub> | PCON | 0XXX-<br>0000B | SMOD | - | _ | - | GF1 | GF0 | PDE | IDLE | | 88 <sub>H</sub> | TCON | 00H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | 89 <sub>H</sub> | TMOD | 00H | GATE | C/T | M1 | MO | GATE | C/T | M1 | MO | | 8A <sub>H</sub> | TL0 | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8B <sub>H</sub> | TL1 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8C <sub>H</sub> | TH0 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 8D <sub>H</sub> | TH1 | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | 90 <sub>H</sub> | P1 | FFH | - | - | SLS | STO | SRI | SCLK | T2EX | T2 | | 98 <sub>H</sub> | SCON | 00 <sub>H</sub> | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | 99 <sub>H</sub> | SBUF | хх <sub>Н</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | A0 <sub>H</sub> | P2 | FFH | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | A8 <sub>H</sub> | IE | 00 <sub>H</sub> | EAL | ESSC | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | | B0 <sub>H</sub> | P3 | FFH | RD | WR | T1 | T0 | INT1 | INT0 | TxD0 | RxD0 | | B1 <sub>H</sub> | SYSCON | 2) | 1 | 0 | EALE | _ | 0 | - | - | XMAP <sup>2)</sup> | | B8 <sub>H</sub> | IP | X000-<br>0000B | - | PSSC | PT2 | PS | PT1 | PX1 | PT0 | PX0 | | C8 <sub>H</sub> | T2CON | 00 <sub>H</sub> | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/<br>RL2 | | C9 <sub>H</sub> | T2MOD | XXXX-<br>XXX0B | - | - | - | - | - | - | - | DCEN | | CAH | RC2L | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | СВН | RC2H | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | CCH | TL2 | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | CDH | TH2 | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | D0 <sub>H</sub> | PSW | 00H | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | E0 <sub>H</sub> | ACC | 00H | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | E8 <sub>H</sub> | SSCCON | 07 <sub>H</sub> | SCEN | TEN | MSTR | CPOL | СРНА | BRS2 | BRS1 | BRS0 | | E9 <sub>H</sub> | STB | хх <sub>Н</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | EAH | SRB | хх <sub>Н</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | | EBH | SSCMOD | 00H 3) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | F0 <sub>H</sub> | В | 00 <sub>H</sub> | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 | Table 6 Contents of the SFRs, SFRs in Numeric Order of their Addresses (cont'd) | Addr | Register | Content<br>after<br>Reset 1) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|----------|------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | F8 <sub>H</sub> | SCF | XXXX-<br>XX00B | - | - | - | _ | _ | _ | WCOL | TC | | F9 <sub>H</sub> | SCIEN | XXXX-<br>XX00 <sub>B</sub> | - | - | _ | - | - | _ | WCEN | TCEN | <sup>1)</sup> X means that the value is indeterminate and the location is reserved. <sup>2)</sup> The availability of the XMAP bit and the reset value of SYSCON depends on the specific microcontroller: C511/C511A/C513: 101X0XXXB - bit XMAP is not available C513A/C513A-H : 101X0XX0B - bit XMAP is available 3) This register ist only used for test purposes and must not be written. Otherwise unpredictable results may Shaded registers are bit-addressable special function registers. #### Timer/ Counter 0 and 1 Timer/Counter 0 and 1 can be used in four operating modes as listed in table 7: Table 7 Timer/Counter 0 and 1 operating modes | Mode | Description | | TMOD | | | | Input Clock | | | |------|--------------------------------------------------------------------------------------------|------|------|----|----|-----------------------------|---------------------------------|--|--| | | | Gate | C/T | M1 | MO | internal | external (max) | | | | 0 | 8-bit timer/counter with a divide-by-32 prescaler | Х | Х | 0 | 0 | $f_{\rm OSC}/_{12\times32}$ | $f_{\rm OSC}/_{\rm 24\times32}$ | | | | 1 | 16-bit timer/counter | Х | Х | 0 | 1 | $f_{\rm OSC}/_{12}$ | $f_{ m OSC}/_{ m 24}$ | | | | 2 | 8-bit timer/counter with 8-bit auto-reload | Х | Х | 1 | 0 | $f_{\rm OSC}/_{12}$ | $f_{ m OSC}/_{24}$ | | | | 3 | Timer/counter 0 used as one<br>8-bit timer/counter and one<br>8-bit timer<br>Timer 1 stops | Х | Х | 1 | 1 | fosc/12 | fosc/24 | | | In "timer" function (C/ $\overline{T}$ = '0') the register is incremented every machine cycle. Therefore the count rate is $f_{OSC}/12$ . In "counter" function the register is incremented in response to a 1-to-0 transition at its corresponding external input pin (P3.4/T0, P3.5/T1). Since it takes two machine cycles to detect a falling edge the max. count rate is $f_{\rm OSC}/24$ . External inputs $\overline{\rm INT0}$ and $\overline{\rm INT1}$ (P3.2, P3.3) can be programmed to function as a gate to facilitate pulse width measurements. **Figure 7** illustrates the input clock logic. Figure 7 Timer/Counter 0 and 1 Input Clock Logic #### Timer / Counter 2 (not available in the C511/C511A) Timer 2 is a 16-bit Timer/Counter with up/down count feature. It can operate either as timer or as an event counter which is selected by bit $C/\overline{12}$ (T2CON.1). It has three operating modes as shown in table 8. Table 8 Timer/Counter 2 Operating Modes | | T | 2CON | | T2MOD | T2CON | | | Input | Clock | |------------------------|----------------------|------------|-----|-------|-------|---------------|----------------------------------------------------------------|----------------------|-----------------------| | Mode | R×CLK<br>or<br>T×CLK | CP/<br>RL2 | TR2 | DCEN | EXEN | P1.1/<br>T2EX | Remarks | internal | external<br>(P1.0/T2) | | 16-bit<br>Auto- | 0 | 0 | 1 | 0 | 0 | Х | reload upon overflow | | | | reload | 0 | 0 | 1 | 0 | 1 | ↓ | reload trigger<br>(falling edge) | $f_{ m OSC}$ /12 | max $f_{\rm osc}/24$ | | | 0 | 0 | 1 | 1 | Х | 0 | Down counting | | | | | 0 | 0 | 1 | 1 | Х | 1 | Up counting | | | | 16-bit<br>Cap-<br>ture | 0 | 1 | 1 | X | 0 | X | 16-bit Timer/<br>Counter (only<br>up-counting)<br>capture TH2, | f <sub>osc</sub> /12 | max $f_{\rm osc}/24$ | | | | | | | | | TL2 → RC2H,<br>RC2L | | | | Baud<br>Rate<br>Gene- | 1 | Х | 1 | Х | 0 | Х | no overflow interrupt request (TF2) | f /0 | max | | rator | 1 | Х | 1 | X | 1 | <b>\</b> | extra external<br>interrupt<br>("Timer 2") | $f_{\rm OSC}/2$ | f <sub>osc</sub> /24 | | off | Х | Х | 0 | X | Х | Х | Timer 2 stops | _ | _ | **Note:** $\downarrow$ = $\rightarrow$ falling edge #### Serial Interface (USART, not available in the C511/C511A) The serial port is full duplex and can operate in four modes (one synchronous mode, three asynchronous modes) as illustrated in **table 9**. **Figure 8** illustrates the block diagram of Baudrate generation for the serial interface. Table 9 USART Operating Modes | Mode | SCON | | Baudrate | Description | | |------|------|-----|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--| | wode | SM0 | SM1 | | | | | 0 | 0 | 0 | f <sub>osc</sub> /12 | Serial data enters and exits through R×D. T×D outputs the shift clock. 8-bit are transmitted/received (LSB first) | | | 1 | 0 | 1 | Timer 1/2 overflow rate | 8-bit UART 10 bits are transmitted (through T×D) or received (R×D) | | | 2 | 1 | 0 | f <sub>osc</sub> /32 or f <sub>osc</sub> /64 | 9-bit UART 11 bits are transmitted (T×D) or received (R×D) | | | 3 | 1 | 1 | Timer 1/2 overflow rate | 9-bit UART Like mode 2 except the variable baud rate | | Figure 8 Block Diagram of Baud Rate Generation for the Serial Interface The possible baudrates can be calculated using the formulas given in table 10. Table 10 Baudrates Selection | Baud rate<br>derived from | Interface Mode | Baudrate | |------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------| | Oscillator | 0<br>2 | $f_{\rm OSC}/12$ (2 <sup>SMOD</sup> × $f_{\rm OSC}$ )/64 | | Timer 1 (16-bit timer)<br>(8-bit timer with<br>8-bit autoreload) | 1,3<br>1,3 | $(2^{\rm SMOD} imes { m timer 1 overflow rate})/32$<br>$(2^{\rm SMOD} imes f_{\rm OSC})/(32 imes 12 imes (256-{ m TH1}))$ | | Timer 2 | 1,3 | $f_{ m OSC}$ /(32 × (65536-(RC2H, RC2L)) | #### Synchronous Serial Channel (SSC) The C511/C513 microcontrollers provide a Synchronous Serial Channel unit, the SSC. This interface is compatible to the popular SPI serial bus interface. It can be used for simple I/O expansion via shift registers, for connection of a variety of peripheral components, such as A/D converters, EEPROMs etc., or for allowing several microcontrollers to be interconnected in a master/slave structure. It supports full-duplex or half-duplex operation and can run in a master or a slave mode. **Figure 9** shows the block diagram of the SSC. Figure 9 SSC Blockdiagram #### Additional On-Chip XRAM (not available in the C511/C511A/C513) The C513A/C513A-H contain another 256 byte of on-chip RAM additional to the 256 byte internal RAM. This RAM is called XRAM ('eXtended RAM'). The additional on-chip XRAM is logically located in the external data memory range from address FF00<sub>H</sub> to FFFF<sub>H</sub>. The contents of the XRAM are not affected by a reset. After power up the content is undefined, while it remains unchanged during and after reset as long as the power supply is not turned off. The XRAM is controlled by SFR SYSCON as shown in **table 11**. Table 11 Control of the XRAM | SFR SYSCON<br>Bit XMAP | Description | |------------------------|---------------------------------------------------------------------------------------------------------------------------------| | 0 | Reset value. Access to XRAM is disabled. | | 1 | XRAM enabled. The signals $\overline{RD}$ and $\overline{WR}$ are not activated during MOVX accesses in the XRAM address range. | The XRAM is accessed as external data memory. Therefore, MOVX instruction types must be used for accessing the XRAM. A general overview gives **table 12**. Table 12 Accessing the XRAM | Instruction using | Instruction | Remarks | |------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DPTR<br>(16-bit addr.) | MOVX A @DPTR<br>MOVX @DPTR,A | Normally the use of these instructions would use a physically external memory. However, in the C513A/C513A-H the XRAM is accessed if it is enabled by bit XMAP and the 16-bit address (DPTR) is within the XRAM address range FF00 <sub>H</sub> - FFFF <sub>H</sub> . | | R0/R1<br>(8-bit addr.) | MOVX A, @Ri<br>MOVX @Ri,A | If XRAM is enabled in the C513A/C513A-H, MOVX instructions using Ri will always access the internal XRAM. External data memory cycles will not be generated in this case. If the XRAM is disabled, MOVX instructions using Ri will generate normal external data memory cycles. | #### Interrupt System The C511/C513 provide 7 interrupt sources with two priority levels. **Figure 10** gives a general overview of the interrupt sources and illustrates the request and control flags. Figure 10 Interrupt Request Sources Table 13 Interrupt Sources and their Corresponding Interrupt Vectors | Source (Request Flags) | Vector | Vector Address | |------------------------|-----------------------------------------------------------|----------------------------------------| | IE0 | External interrupt 0 | 0003 <sub>H</sub> | | TF0 | Timer 0 interrupt | 000BH | | IE1 | External interrupt 1 | 0013 <sub>H</sub> | | TF1 | Timer 1 interrupt | 001BH | | RI + TI | USART serial port interrupt,<br>(C513/C513A/C513A-H only) | 0023 <sub>H</sub> | | TF2 + EXF2 | Timer 2 interrupt | | | SSCI | Synchronous serial channel interrupt (SSC) | 002B <sub>H</sub><br>0043 <sub>H</sub> | A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source. If two requests of different priority level are received simultaneously, the request of higher priority is serviced. If requests of the same priority are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence as shown in **table 14**. Table 14 Priority-within-Level Structure | Interrupt Source | | Priority | |----------------------------|-------------|----------| | External Interrupt 0, | IE0 | High | | Synchronous Serial Channel | SSC | | | Timer 0 Interrupt, | TF0 | | | External Interrupt 1, | IE1 | ↓ ↓ | | Timer 1 Interrupt, | TF1 | | | Universal Serial Channel, | RI or TI | | | Timer 2 Interrupt, | TF2 or EXF2 | Low | #### **Power Saving Modes** Two power down modes are available, the idle mode and the power down mode. In the idle mode only the CPU will be deactivated while in the power down mode the on-chip oscillator is stopped. The bits PDE and IDLE select the power down mode or the idle mode, respectively. If the power down mode and the idle mode are set at the same time, power down takes precedence. **Table 15** gives a general overview of the power saving modes. Table 15 Entering and leaving the power saving modes | Mode | Entering<br>Example | Leaving by | Remarks | |--------------------|---------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Idle mode | ORL PCON, #01H | <ul><li>enabled interrupt</li><li>Hardware Reset</li></ul> | CPU is gated off CPU status registers maintain their data. Peripherals are active | | Power Down<br>Mode | ORL PCON, #02H | Hardware Reset | Oscillators are stopped. Contents of on-chip RAM and SFR's are maintained (leaving power down mode means redefinition of SFR's contents) | In the power down mode of operation, $V_{\rm CC}$ can be reduced to minimize power consumption. It must be ensured, however, that $V_{\rm CC}$ is not reduced before the power down mode is invoked, and that $V_{\rm CC}$ is restored to its normal operating level, before the power down mode is terminated. The reset signal that terminates the power down mode also restarts the oscillator. The reset should not be activated before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize (similar to power-on reset). #### **Absolute Maximum Ratings** | Ambient temperature under bias $(T_A)$ | 0 °C to + 70 °C | |----------------------------------------------------------------------|-------------------| | Storage temperature ( $T_{ST}$ ) | 65 °C to + 150 °C | | Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) | | | Input current on any pin during overload condition | | | Power dissipation | TBD | #### Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for longer periods may affect device reliability. During overload conditions ( $V_{\rm IN} > V_{\rm CC}$ or $V_{\rm IN} < V_{\rm SS}$ ) the Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the absolute maximum ratings. # **DC Characteristics** $V_{\rm CC}$ = 5 V + 10 %, - 15 %; $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = 0 to + 70 °C | Parameter | Symbol | Limit | Values Unit | | Test Condition | | |--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | min. | max. | | | | | Input low voltage (except EA, RESET) | $V_{IL}$ | - 0.5 | 0.2 V <sub>CC</sub><br>- 0.1 | V | _ | | | Input low voltage (EA) | $V_{IL1}$ | - 0.5 | 0.2 V <sub>CC</sub><br>- 0.3 | V | _ | | | Input low voltage (RESET) | $V_{IL2}$ | - 0.5 | 0.2 V <sub>CC</sub><br>+ 0.1 | V | _ | | | Input high voltage (except EA, RESET, XTAL1) | $V_{IH}$ | 0.2 V <sub>CC</sub><br>+ 0.9 | V <sub>CC</sub> + 0.5 | V | _ | | | Input high voltage to XTAL1 | $V_{IH1}$ | 0.7 V <sub>CC</sub> | $V_{\rm CC}$ + 0.5 | V | _ | | | Input high voltage to EA, RESET | $V_{IH2}$ | 0.6 V <sub>CC</sub> | $V_{\rm CC}$ + 0.5 | V | _ | | | Output low voltage Ports 1, 2, 3 (except P1.2, P1.4) Port 0, ALE, PSEN P1.2 / P1.4 pull-down transistor resistance | $egin{array}{c} V_{ m OL} \ V_{ m OL1} \ R_{ m DSon} \ \end{array}$ | _<br>_<br>_ | 0.45<br>0.45<br>120 | V<br>V<br>Ω | $I_{\rm OL}$ = 1.6 mA <sup>1)</sup> $I_{\rm OL}$ = 3.2 mA <sup>1)</sup> $V_{\rm OL}$ = 0.45 V | | | Output high voltage Ports 1, 2, 3 Port 0 in ext. bus mode, ALE, PSEN P1.2 / P1.4 pull-up transistor resistance | $V_{OH}$ $V_{OH1}$ $R_{DSon}$ | 2.4<br>0.9 V <sub>CC</sub><br>2.4<br>0.9 V <sub>CC</sub> | -<br>-<br>-<br>-<br>120 | V<br>V<br>V<br>V | $\begin{split} I_{\rm OH} &= -~80~\mu{\rm A} \\ I_{\rm OH} &= -~10~\mu{\rm A} \\ I_{\rm OH} &= -~800~\mu{\rm A} \\ I_{\rm OH} &= -~80~\mu{\rm A} \\ V_{\rm OH} &= 0.9~V_{\rm CC} \end{split}$ | | | Logic 0 input current (Ports 1, 2, 3) | $I_{IL}$ | - 10 | - 50 | μΑ | V <sub>IN</sub> = 0.45 V | | | Logical 1-to-0 transition current (Ports 1, 2, 3) | $I_{TL}$ | <b>–</b> 65 | - 650 | μΑ | <i>V</i> <sub>IN</sub> = 2 V | | | Maximum output low current per pin (Ports 0, 1, 2, 3) | $I_{OLM}$ | _ | 5 | mA | $V_{\rm OL} \le 1 \text{ V}$ | | | Maximum output low current per port | $I_{PL}$ | _ | 30 | mA | _ | | | Input leakage current Port 0 (if EA=0), EA, P1.2, P1.3, P1.5 as SSC inputs | $I_{LI}$ | _ | ± 1 | μА | $0.45 < V_{\rm IN} < V_{\rm CC}$ | | | Pin capacitance 7) | $C_{IO}$ | _ | 10 | pF | $f_{\rm C}$ = 1 MHz,<br>$T_{\rm A}$ = 25 °C | | #### DC Characteristics (cont'd) $V_{CC} = 5 \text{ V} + 10 \%, -15 \%; V_{SS} = 0 \text{ V};$ $T_{A} = 0 \text{ to} + 70 \text{ }^{\circ}\text{C}$ | Parameter | Symbol | Limit Values | | Unit | Test Condition | |-----------------------------------|--------------|--------------|------|------|---------------------------------------| | | | typ. 8) | max. | | | | Power supply current: | | | | | | | C511/C511A/C513/C513A | | | | | | | Active mode, 12 MHz 6) | $I_{\rm CC}$ | 7 | 9.5 | mA | $V_{\rm CC} = 5 \text{ V},^{4)}$ | | Idle mode, 12 MHz <sup>6)</sup> | $I_{\rm CC}$ | 3.5 | 4.5 | mA | $V_{\rm CC} = 5 \text{ V},^{5)}$ | | Power Down Mode | $I_{PD}$ | TBD | 50 | μΑ | $V_{\rm CC} = 2 \dots 5.5 \rm V,^{3}$ | | C513A-H | | | | | | | Active mode, 12 MHz <sup>6)</sup> | $I_{\rm CC}$ | 16 | TBD | mA | $V_{\rm CC} = 5 \text{ V},^{4)}$ | | Idle mode, 12 MHz <sup>6)</sup> | $I_{\rm CC}$ | 6 | TBD | mA | $V_{\rm CC} = 5 \text{ V},^{5)}$ | | Power Down Mode | $I_{PD}$ | TBD | 50 | μΑ | $V_{\rm CC}$ = 2 5.5 $V^{(3)}$ | #### Notes: - Or specifive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and port 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operation. In the worst case (capacitive loading > 100 pF), the noise pulse on ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a schmitt-trigger, or use an address latch with a schmitt-trigger strobe input. - <sup>2)</sup> Capacitive loading on ports 0 and 2 may cause the $V_{\rm OH}$ on ALE and $\overline{\rm PSEN}$ to momentarily fall bellow the 0.9 $V_{\rm CC}$ specification when the address lines are stabilizing. - $I_{PD}$ (Power Down Mode) is measured under following conditions: $\overline{EA} = \text{Port0} = V_{\text{CC}}$ ; RESET = $V_{\text{SS}}$ ; XTAL2 = N.C.; XTAL1 = $V_{\text{CC}}$ ; all other pins are disconnected. - 4) I<sub>CC</sub> (active mode) is measured with: XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>CC</sub> - 0.5 V; XTAL2 = N.C.; EA = Port0 = RESET = V<sub>CC</sub>; all other pins are disconnected. I<sub>CC</sub> would be slightly higher if a crystal oscillator is used (appr. 1 mA). - 5) I<sub>CC</sub> (Idle mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>CC</sub> - 0.5 V; XTAL2 = N.C.; RESET = EA = V<sub>SS</sub>; Port0 = V<sub>CC</sub>; all other pins are disconnected; - $I_{CC Max}$ at other frequencies is given by: C511/C511A/C513/C513A: Active mode: TBD Idle mode: TBD C513A-H: Active mode: TBD C513A-H: Active mode: TBD Idle mode: TBD where $f_{\rm OSC}$ is the oscillator frequency in MHz. $I_{\rm CC}$ values are given in mA and measured at $V_{\rm CC}$ = 5 V. - <sup>7)</sup> This parameter is periodically sampled and not 100% tested. - <sup>8)</sup> The typical $I_{\rm CC}$ values are periodically measured at $T_{\rm A}$ = +25 °C but not 100% tested. #### AC Characteristics (applies to all C511/513 Family Microcontrollers) $V_{\rm CC} = 5 \text{ V} + 10 \%, -15 \%; V_{\rm SS} = 0 \text{ V}$ $T_{\rm A} = 0 ^{\circ}\text{C} \text{ to} + 70 ^{\circ}\text{C}$ ( $C_L$ for port 0, ALE and $\overline{\text{PSEN}}$ outputs = 100 pF; $C_L$ for all other outputs = 80 pF) #### **Program Memory Characteristics** | Parameter | Symbol | Limit Values | | | | | |------------------------------------|----------------------|-----------------|------|--------------------------------------------------------|--------------------------|----| | | | 12 MHz<br>Clock | | Variable Clock 1/t <sub>CLCL</sub> = 3.5 MHz to 12 MHz | | | | | | min. | max. | min. | max. | | | ALE pulse width | t <sub>LHLL</sub> | 127 | - | 2t <sub>CLCL</sub> - 40 | _ | ns | | Address setup to ALE | t <sub>AVLL</sub> | 43 | - | t <sub>CLCL</sub> - 40 | _ | ns | | Address hold after ALE | t <sub>LLAX</sub> | 60 | - | t <sub>CLCL</sub> - 23 | _ | ns | | ALE low to valid instr in | t <sub>LLIV</sub> | - | 233 | _ | $4t_{\text{CLCL}} - 100$ | ns | | ALE to PSEN | $t_{LLPL}$ | 58 | - | t <sub>CLCL</sub> - 25 | _ | ns | | PSEN pulse width | $t_{PLPH}$ | 215 | - | $3t_{\text{CLCL}} - 35$ | _ | ns | | PSEN to valid instr in | t <sub>PLIV</sub> | - | 150 | _ | $3t_{\text{CLCL}} - 100$ | ns | | Input instruction hold after PSEN | $t_{PXIX}$ | 0 | - | 0 | _ | ns | | Input instruction float after PSEN | $t_{PXIZ}^{*)}$ | - | 63 | _ | t <sub>CLCL</sub> - 20 | ns | | Address valid after PSEN | t <sub>PXAV</sub> *) | 75 | - | t <sub>CLCL</sub> - 8 | _ | ns | | Address to valid instr in | t <sub>AVIV</sub> | - | 302 | _ | 5t <sub>CLCL</sub> - 115 | ns | | Address float to PSEN | t <sub>AZPL</sub> | 0 | - | 0 | _ | ns | <sup>\*)</sup> Interfacing the C511/513 microcontrollers to devices with float times up to 75 ns is permissible. This limited bus contention will not cause any damage to port 0 drivers. # **External Data Memory Characteristics** | Parameter | Symbol | Limit Values | | | | | |-----------------------------|--------------------|-----------------|------|--------------------------------------------------------|--------------------------|----| | | | 12 MHz<br>Clock | | Variable Clock 1/t <sub>CLCL</sub> = 3.5 MHz to 12 MHz | | | | | | min. | max. | min. | max. | | | RD pulse width | $t_{RLRH}$ | 400 | - | 6t <sub>CLCL</sub> - 100 | _ | ns | | WR pulse width | t <sub>WLWH</sub> | 400 | - | 6t <sub>CLCL</sub> - 100 | _ | ns | | Address hold after ALE | t <sub>LLAX2</sub> | 132 | - | 2t <sub>CLCL</sub> - 35 | _ | ns | | RD to valid data in | $t_{RLDV}$ | _ | 252 | - | 5t <sub>CLCL</sub> - 165 | ns | | Data hold after RD | $t_{RHDX}$ | 0 | - | 0 | _ | ns | | Data float after RD | $t_{RHDZ}$ | _ | 97 | - | 2t <sub>CLCL</sub> - 70 | ns | | ALE to valid data in | $t_{LLDV}$ | _ | 517 | - | 8t <sub>CLCL</sub> - 150 | ns | | Address to valid data in | t <sub>AVDV</sub> | _ | 585 | - | 9t <sub>CLCL</sub> - 165 | ns | | ALE to WR or RD | t <sub>LLWL</sub> | 200 | 300 | $3t_{\text{CLCL}} - 50$ | $3t_{\text{CLCL}} + 50$ | ns | | Address valid to WR or RD | t <sub>AVWL</sub> | 203 | - | $4t_{CLCL} - 130$ | _ | ns | | WR or RD high to ALE high | t <sub>WHLH</sub> | 43 | 123 | t <sub>CLCL</sub> - 40 | t <sub>CLCL</sub> + 40 | ns | | Data valid to WR transition | t <sub>QVWX</sub> | 33 | - | t <sub>CLCL</sub> - 50 | _ | ns | | Data setup before WR | t <sub>QVWH</sub> | 433 | - | 7t <sub>CLCL</sub> - 150 | _ | ns | | Data hold after WR | t <sub>WHQX</sub> | 33 | - | t <sub>CLCL</sub> - 50 | _ | ns | | Address float after RD | $t_{RLAZ}$ | _ | 0 | _ | 0 | ns | #### **SSC Interface Characteristics** | Parameter | Symbol | | Unit | | | |--------------------------------|-----------------|------|----------------------|----|--| | | | | 12 MHz Clock | | | | | | min. | max. | | | | Clock Cycle Time : Master Mode | $t_{\rm SCLK}$ | 666 | _ | ns | | | Slave Mode | $t_{SCLK}$ | 600 | - | ns | | | Clock high time | $t_{SCH}$ | 250 | _ | ns | | | Clock low time | $t_{SCL}$ | 250 | _ | ns | | | Data output delay | $t_{D}$ | _ | 100 | ns | | | Data output hold | t <sub>HO</sub> | 0 | - | ns | | | Data input setup | ts | 100 | - | ns | | | Data input hold | t <sub>HI</sub> | 100 | - | ns | | | TC bit set delay | $t_{DTC}$ | _ | 16 t <sub>CLCL</sub> | ns | | # **External Clock Characteristics** | Parameter | Symbol | | Unit | | |-------------------|------------|------|-------------------------------------|----| | | | Freq | | | | | | min. | max. | | | Oscillator period | $t_{CLCL}$ | 83.3 | 285 | ns | | High time | $t_{CHCX}$ | 20 | $t_{\text{CLCL}} - t_{\text{CLCX}}$ | ns | | Low time | $t_{CLCX}$ | 20 | $t_{\rm CLCL} - t_{\rm CHCX}$ | ns | | Rise time | $t_{CLCH}$ | _ | 20 | ns | | Fall time | $t_{CHCL}$ | _ | 20 | ns | Figure 11 Program Memory Read Cycle Figure 12 Data Memory Read Cycle Figure 13 Data Memory Write Cycle **Notes:** Shown is the data/clock relationship for CPOL = CPHA = 1. The timing diagram is valid for the other cases accordingly. In the case of slave mode and CPHA = 0, the output delay for the MSB applies to the falling edge of $\overline{SLS}$ (if transmitter is enabled). In the case of master mode and CPHA = 0, the MSB becomes valid after the data has been written into the shift register, i.e. at least one half SCLK clock cycle before the first clock transition. Figure 14 SSC Timing Figure 15 External Clock Drive at XTAL1 #### ROM Verification Characteristics (only ROM versions C511 / C511A / C513 / C513A) | Parameter | Symbol | | Unit | | |-------------------------|---------------------|------|-----------------------------|-----| | | | min. | max. | | | Address to valid data | t <sub>AVQV</sub> | _ | 48 <i>t</i> <sub>CLCL</sub> | ns | | ENABLE to valid data | $t_{\sf ELQV}$ | _ | 48 <i>t</i> <sub>CLCL</sub> | ns | | Data float after ENABLE | $t_{EHQZ}$ | 0 | 48 <i>t</i> <sub>CLCL</sub> | ns | | Oscillator frequency | 1/t <sub>CLCL</sub> | 4 | 6 | MHz | Figure 16 ROM Verification Timing # AC Characteristics of C513A-H Programming Interface $V_{\rm CC}$ = 5 V $\pm$ 10 %, $V_{\rm SS}$ = 0 V; $T_{\rm A}$ = +25 °C $\pm$ 10 °C; 1/tclcl = 8 MHz | Parameter | Symbol | Limit | Values | Unit | |-----------------------------------------|------------------|-------|--------|------| | | | min. | max. | | | ALE pulse width | t <sub>PLL</sub> | 60 | _ | ns | | Address setup to ALE | t <sub>PAL</sub> | 20 | - | ns | | Address hold after ALE | t <sub>PLA</sub> | 20 | - | ns | | Address to valid data out | $t_{PAD}$ | _ | 230 | ns | | PRD/PWR pulse width | $t_{PCC}$ | 250 | - | ns | | PRD to valid data out | $t_{PRDV}$ | _ | 200 | ns | | Data hold after PWR | $t_{PWDH}$ | 0 | - | ns | | Data float after PRD | $t_{PDZ}$ | _ | 40 | ns | | Chip select setup to ALE active | $t_{PCS}$ | 0 | - | ns | | Chip select hold after PRD/PWR inactive | $t_{PCH}$ | 0 | - | ns | | ALE to PWR or PRD | $t_{PLC}$ | 90 | - | ns | | PWR or PRD high to ALE high | $t_{PCL}$ | 20 | - | ns | | Data setup before PWR rising edge | $t_{\sf PWDS}$ | 50 | _ | ns | | Data hold after PWR rising edge | $t_{PWDH}$ | 0 | _ | ns | | Data float after PCS | $t_{PDF}$ | _ | 40 | ns | Figure 17 C513A-H Programming Interface Read Cycle Figure 18 C513A-H Programming Interface Write Cycle # Reset Characteristics (C513A-H only) | Parameter | Symbol | Limit Values | | | | Unit | |-------------------|------------|-----------------|------|-----------------------------------------------------------|------|------| | | | 12 MHz<br>Clock | | Variable Clock<br>1/t <sub>CLCL</sub> = 3.5 MHz to 12 MHz | | | | | | min. | max. | min. | max. | | | RESET pulse width | $t_{RLRH}$ | 10 | - | 10 | _ | ms | Figure 19 C513A-H Reset Pulse AC Inputs during testing are driven at $V_{\rm CC}$ - 0.5 V for a logic '1' and 0.45 V for a logic '0'. Timing measurements are made at $V_{\rm IHmin}$ for a logic '1' and $V_{\rm ILmax}$ for a logic '0'. Figure 20 AC Testing: Input, Output Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded $V_{\rm OH}/V_{\rm OL}$ level occurs. $I_{\rm OL}/I_{\rm OH} \ge \pm$ 20 mA Figure 21 AC Testing: Float Waveforms Figure 22 Recommended Oscillator Circuits for Crystal Oscillator #### **Package Outlines** #### Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information" SMD = Surface Mounted Device Dimensions in mm # Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information" SMD = Surface Mounted Device Dimensions in mm